Dominique Torette via llvm-dev
2018-Apr-12 13:01 UTC
[llvm-dev] How to specify the RegisterClass of an IMPLICIT_DEF?
Hi, I'm implementing the built_vector as an IMPLICIT_DEF followed by INSERT_SUBREGs. This approach is the one of the SPARC architecture. def : Pat<(build_vector (f32 fpimm:$a1), (f32 fpimm:$a2)), (INSERT_SUBREG(INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), (i32 (COPY_TO_REGCLASS (MOVSUTO_A_iSLo (bitcast_fpimm_to_i32 f32:$a1)), FPUaOffsetClass)), A_UNIT_PART), (i32 (COPY_TO_REGCLASS (MOVSUTO_A_iSLo (bitcast_fpimm_to_i32 f32:$a2)), FPUaOffsetClass)), B_UNIT_PART)>; This work quite well: an IMPLICIT_DEF:v2f32 is generated. Selected selection DAG: BB#0 'vector2floatMulSum:entry' SelectionDAG has 19 nodes: t0: ch = EntryToken t2: v2f32,ch = CopyFromReg t0, Register:v2f32 %vreg0 t4: v2f32,ch = CopyFromReg t2:1, Register:v2f32 %vreg1 t14: i16 = MOVSUTO_A_iSLo Constant:i32<1084227584> t16: i32 = COPY_TO_REGCLASS t14, TargetConstant:i32<8> t18: v2f32 = INSERT_SUBREG IMPLICIT_DEF:v2f32, t16, TargetConstant:i32<1> t6: v2f32 = INSERT_SUBREG t18, t16, TargetConstant:i32<2> t7: v2f32 = FMUL_AB_oo t2, t6 But there is one small issue in the inference of RegisterClass of the implicitly defined register. As shown below, the %vreg6<def> is implicitly defined as FPUabRegisterClass. This register class accepts the v2f32 type, but for others addressing mode context this register should be FPUabOffsetClass. Is there a mechanism, an option to inforce/control the RegisterClass of registers defined by IMPLICIT_DEF ? # Machine code for function vector2floatMulSum: SSA Function Live Ins: %FA_ROFF1 in %vreg0, %FA_ROFF2 in %vreg1 BB#0: derived from LLVM BB %entry Live Ins: %FA_ROFF1 %FA_ROFF2 %vreg1<def> = COPY %FA_ROFF2; FPUabOffsetClass:%vreg1 %vreg0<def> = COPY %FA_ROFF1; FPUabOffsetClass:%vreg0 %vreg3<def> = MOVSUTO_A_iSLo 1084227584, %RSPA<imp-use>; FPUaOffsetClass:%vreg3 %vreg4<def> = COPY %vreg3; FPUaOffsetClass:%vreg4,%vreg3 -> %vreg6<def> = IMPLICIT_DEF; FPUabRegisterClass:%vreg6 %vreg5<def,tied1> = INSERT_SUBREG %vreg6<tied0>, %vreg4, A_UNIT_PART; FPUabRegisterClass:%vreg5,%vreg6 FPUaOffsetClass:%vreg4 %vreg7<def,tied1> = INSERT_SUBREG %vreg5<tied0>, %vreg4, B_UNIT_PART; FPUabRegisterClass:%vreg7,%vreg5 FPUaOffsetClass:%vreg4 %vreg9<def> = COPY %vreg7; FPUabOffsetClass:%vreg9 FPUabRegisterClass:%vreg7 %vreg8<def> = FMUL_AB_oo %vreg0, %vreg9<kill>, %RFLAGA<imp-def,dead>, %RFLAGB<imp-def,dead>, %RSPA<imp-use>, %RSPB<imp-use>; FPUabROUTMULRegisterClass:%vreg8 FPUabOffsetClass:%vreg0,%vreg9 [http://www.spacebel.be/wp-content/uploads/2011/06/image-sign-sbp.jpg] Dominique Torette System Architect Rue des Chasseurs Ardennais - Liège Science Park - B-4031 Angleur Tel: +32 (0) 4 361 81 11 - Fax: +32 (0) 4 361 81 20 www.spacebel.be<http://www.spacebel.be/> ------------------------------------------------------------------------------ E-MAIL DISCLAIMER The present message may contain confidential and/or legally privileged information. If you are not the intended addressee and in case of a transmission error, please notify the sender immediately and destroy this E-mail. Disclosure, reproduction or distribution of this document and its possible attachments is strictly forbidden. SPACEBEL denies all liability for incomplete, improper, inaccurate, intercepted, (partly) destroyed, lost and/or belated transmission of the current information given that unencrypted electronic transmission cannot currently be guaranteed to be secure or error free. Upon request or in conformity with formal, contractual agreements, an originally signed hard copy will be sent to you to confirm the information contained in this E-mail. SPACEBEL denies all liability where E-mail is used for private use. SPACEBEL cannot be held responsible for possible viruses that might corrupt this message and/or your computer system. ------------------------------------------------------------------------------- -------------- next part -------------- An HTML attachment was scrubbed... URL: <http://lists.llvm.org/pipermail/llvm-dev/attachments/20180412/91bf9006/attachment.html>
Krzysztof Parzyszek via llvm-dev
2018-Apr-12 13:17 UTC
[llvm-dev] How to specify the RegisterClass of an IMPLICIT_DEF?
On 4/12/2018 8:01 AM, Dominique Torette via llvm-dev wrote:> > But there is one small issue in the inference of RegisterClass of the > implicitly defined register. > > As shown below, the %vreg6<def> is implicitly defined as FPUabRegisterClass. > > This register class accepts the v2f32 type, but for others addressing > mode context this register should be FPUabOffsetClass. > > Is there a mechanism, an option to inforce/control the RegisterClass of > registers defined by IMPLICIT_DEF ?A virtual register has a specific register class assigned to it, and is implicitly a member of any superclass of that class. If you want to use the register in a place that requires another class, you will need to create a new virtual register for the new class and copy the value into it. In instruction selection, it's usually the type of the value that determines the register class of the register holding it. Also, the register classes of instruction operands can restrict it further. If you want to put a certain value into a register from a specific class, you can use COPY_TO_REGCLASS (just like the code you quoted does): Dst = COPY_TO_REGCLASS Src, RegClass -Krzysztof -- Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation
Dominique Torette via llvm-dev
2018-Apr-13 10:12 UTC
[llvm-dev] How to specify the RegisterClass of an IMPLICIT_DEF?
After further investigation of the TargetLoweringBase class, the register is allocated from RegisterClass defined by the RegClassForVT[] table. This table is defined by the addRegisterClass() sequence. Only the last RegisterClass for a given type is kept. So by ordering the addRegisterClass() sequence, you can enforce the allocated RegisterClass. I my case, this lead to a more optimized generated code. Thanks for your general advice. Regards, Dominique Torette. -----Original Message----- From: llvm-dev [mailto:llvm-dev-bounces at lists.llvm.org] On Behalf Of Krzysztof Parzyszek via llvm-dev Sent: jeudi 12 avril 2018 15:17 To: llvm-dev at lists.llvm.org Subject: Re: [llvm-dev] How to specify the RegisterClass of an IMPLICIT_DEF? On 4/12/2018 8:01 AM, Dominique Torette via llvm-dev wrote:> > But there is one small issue in the inference of RegisterClass of the > implicitly defined register. > > As shown below, the %vreg6<def> is implicitly defined as FPUabRegisterClass. > > This register class accepts the v2f32 type, but for others addressing > mode context this register should be FPUabOffsetClass. > > Is there a mechanism, an option to inforce/control the RegisterClass > of registers defined by IMPLICIT_DEF ?A virtual register has a specific register class assigned to it, and is implicitly a member of any superclass of that class. If you want to use the register in a place that requires another class, you will need to create a new virtual register for the new class and copy the value into it. In instruction selection, it's usually the type of the value that determines the register class of the register holding it. Also, the register classes of instruction operands can restrict it further. If you want to put a certain value into a register from a specific class, you can use COPY_TO_REGCLASS (just like the code you quoted does): Dst = COPY_TO_REGCLASS Src, RegClass -Krzysztof -- Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation _______________________________________________ LLVM Developers mailing list llvm-dev at lists.llvm.org https://clicktime.symantec.com/a/1/yyga0upCI09vWEKek6fAaRRLUrEDjE2_L7scU6fCdkQ=?d=3Vtt0OP2EHibCaMmXm1--GE5qtSFwEIhVoVTa3LNW5vGkgRqAnWHb2E6XQKcDZOVyXuDlNevouXFSlP2UaKbccIyZKYhrdpfuqFxXnamtgdmiqnvVi1ruGqvR7YE_TrbFXiFRqw3AwYYmkzb8kRbr3jMPRJ03J1-lcoU3hAsSBCC3Ijd3kEoVTRg0LCaCoZyzX4zdLrOh6Jiq8lTpqS_J02q8_Pix1JxFG_hVlOR431ohQrFN8r1u00IxMd4iWt-Drmc_sDcLNm2M5KVhK-wNw2EcFxgX6lpCnDr34KTa2n988wdWK2YTdbBKEb11PapWzGDtpdm19D5ElKsBXd1p6TY3g-HkYNq9oIeM4fYxYn0Ka4sYNg8DI0ojmlH0lo5wSm51kUjQBdZBCuVtrjCzen5ZxjwOKluND4OWYyeD--5Mx6WsOVtwCf3jTk%3D&u=http%3A%2F%2Flists.llvm.org%2Fcgi-bin%2Fmailman%2Flistinfo%2Fllvm-dev ------------------------------------------------------------------------------ E-MAIL DISCLAIMER The present message may contain confidential and/or legally privileged information. If you are not the intended addressee and in case of a transmission error, please notify the sender immediately and destroy this E-mail. Disclosure, reproduction or distribution of this document and its possible attachments is strictly forbidden. SPACEBEL denies all liability for incomplete, improper, inaccurate, intercepted, (partly) destroyed, lost and/or belated transmission of the current information given that unencrypted electronic transmission cannot currently be guaranteed to be secure or error free. Upon request or in conformity with formal, contractual agreements, an originally signed hard copy will be sent to you to confirm the information contained in this E-mail. SPACEBEL denies all liability where E-mail is used for private use. SPACEBEL cannot be held responsible for possible viruses that might corrupt this message and/or your computer system. -------------------------------------------------------------------------------
Apparently Analagous Threads
- How to specify the RegisterClass of an IMPLICIT_DEF?
- pre-RA scheduling/live register analysis optimization (handle move) forcing spill of registers
- Errononous scheduling of COPY instruction.
- How to avoid multiple registers definitions in customInserter.
- How to constraint instructions reordering from patterns?